|
|
www.design-reuse-embedded.com |
RISC-V Summit Europe News - Processor IP, Verification Tools, and More
At every point in the design process, RISC-V developers can make use of the advancements presented at RISC-V Summit Europe.
www.allaboutcircuits.com, Jun. 28, 2024 –
It's been a big week for open-source processors as the RISC-V Summit Europe takes place in Munich. Throughout the summit, developers from various industries have been presenting their latest works to highlight the flexibility and increasing maturity of the RISC-V ISA. This article takes a closer look at three new developments, and gives readers a sense of how they could be useful to the future of the RISC-V design process.
Flexible RISC-V IP from SiFive
Up first, SiFive has announced the 4th generation of its SiFive Essential product family, built to provide embedded designers with improved performance. Despite the open-source nature of the RISC-V ISA, more often than not designers would choose to forego the low-level design process and instead use commercially available IP. As a result, the flexibility and performance of RISC-V IP can directly correlate to improved performance across the entire industry.
The SiFive Essential Gen 4 offerings build upon previous generations of RISC-V IP available from SiFive. In terms of performance improvements, SiFive has reported that the 4th generation supports more powerful processors with better power efficiency. Though we cannot currently quantify the performance improvements, SiFive has reported a 40% runtime power reduction.
The Essential Gen 4 series provides a wide range of processors for designers to choose from, from 2 stage to 8 stage processors and 8 different embedded cores. The processors also support many software tools such as Linux, FreeRTOS, and many others. The SiFive Essential Gen4 products are available now, says the company.
Breker RISC-V System Verification
Next up, Breker Verification Systems has unveiled its RISC-V CoreAssurance and SoCReady SystemVIP verification suite, providing designers with new testing performance at every stage of the design process. Especially as core architectures and SoC complexity continue to increase, designers across the board can benefit from improved verification capabilities in the Breker software stack.
As many engineers are painfully familiar with, designing a device is not as simple as simply connecting blocks together. Comprehensive test and analysis is required before, during, and after device fabrication to make sure the device works and understand why it may not. As a result, the capabilities of the CoreAssurance and SystemVIP stacks could provide many benefits to designers.
Built into the software are tests and verification routines ranging from ISA compatibility (randomized instructions, test scenarios) to AI-enabled sequential testing and analysis to begin from a desired end state and working backwards to identify bottlenecks or performance degradation. The software can be used at any stage of the design process and is available now from Breker.
RISC-V AI from Semidynamics
Concluding this roundup, Semidynamics has announced the efficiency data for its RISC-V Tensor Unit, built to enhance AI performance in the RISC-V ISA. Compared to traditional computing, the data-heavy nature of AI and machine learning can quickly highlight inefficiencies at any point in the computing chain. As a result, the Semidynamics Tensor Unit could offer designers improved efficiency for AI-focused RISC-V cores.